Single 2 input OR gate, 74LVC1G32XXGO4G Replace 74LVC1G32GX
74LVC1G32XXGO4G 74LVC1G32XXGO4G.pdf
FEATURES

资料完善中

















PIN CONFIGUTION
优势替代
74LVC1G32GX 74LVC1G32GX.pdf

No.13683

FEATURES

? Wide supply voltage range from 1.65 V to 5.5 V

? Overvoltage tolerant inputs to 5.5 V

? High noise immunity

? CMOS low power dissipation

? IOFF circuitry provides partial Power-down mode operation

? ±24 mA output drive (VCC = 3.0 V)

? Latch-up performance exceeds 250 mA

? Direct interface with TTL levels

? Complies with JEDEC standard:

? JESD8-7 (1.65 V to 1.95 V)

? JESD8-5 (2.3 V to 2.7 V)

? JESD8-B/JESD36 (2.7 V to 3.6 V)

? ESD protection:

? HBM JESD22-A114F exceeds 2000 V

? MM JESD22-A115-A exceeds 200 V

? Multiple package options

? Specified from -40 °C to +85 °C and -40 °C to +125 °C.

PIN CONFIGUTION
网站地图